Ethan Zhou ECE584 Homework1

A. Target System: Our target system is a pipelined digital circuit implemented with RTL. We approach its timing verification statistically by modeling the system as a directed graph, where each node represents a pipeline register and each edge represents a timing path whose delay is described by a probability distribution. This approach accounts for process variations, environmental factors, and other uncertainties. Xilinx Vivado is used to generate the timing reports that form the basis of our statistical model [1]

- A.1. Model Availability: We Could developed simulation code that extracts a model from RTL descriptions and timing reports produced by Xilinx Vivado. model for analysis.
- A.2. Our model is implemented as simulation code.
- B. Target Requirement: The requirement for our project is to verify that the pipelined design meets its timing constraints with a very low probability of failure.
  - B.1. Expression as an Invariant/Temporal Property: The timing requirement is formalized as a probabilistic invariant stating that for every clock cycle, the probability of any timing path exceeding its allotted slack must be below a predetermined threshold.
  - B.2. Primary Sources of Uncertainty: The main uncertainties in the design arise from process variations during manufacturing, environmental influences such as temperature fluctuations and voltage noise, and the inherent approximations in our statistical delay models.
  - B.3. Verification Approach: Instead of using traditional worst-case analysis, our framework employs statistical reasoning. Through techniques like Monte Carlo simulation, we estimate the likelihood of timing violations, which allows us to pursue more aggressive performance margins while still managing risk effectively.
- C. Related Work and Innovation: Research in statistical timing analysis and probabilistic verification has paved the way for our project. Notable papers in this field include:
  - 1. "unified framework for statistical timing analysis with coupling and multiple input switching" [2]
  - 2. "Low power design flow with static and statistical timing analysis" [3]
  - 3. "Speeding up Monte-Carlo Simulation for Statistical Timing Analysis of Digital Integrated Circuits" [4]
  - 4. "Statistical timing analysis of combinational logic circuits" [5]
  - 5. "On Timing Model Extraction and Hierarchical Statistical Timing Analysis" [6]

Ethan Zhou ECE584 Homework1

## References

[1] A. Xilinx, "Vivado design analysis: Timing analysis," https://docs.amd.com/r/en-US/ug906-vivado-design-analysis/Timing-Analysis, AMD/Xilinx, n.d., accessed: 2025-02-17.

- [2] J. K. Liou, K. T. T. Cheng, and S. R. Nassif, "A unified framework for statistical timing analysis with coupling and multiple input switching," in *Proceedings of the 2005 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*. IEEE, 2005, pp. 134–140. [Online]. Available: https://ieeexplore.ieee.org/document/1560179
- [3] K. C. Kuo and H. T. Ko, "Low power design flow with static and statistical timing analysis," in 2012 International Symposium on Intelligent Signal Processing and Communications Systems (ISPACS). IEEE, 2012, pp. 798–801. [Online]. Available: https://ieeexplore.ieee.org/document/6473600
- [4] S. R. Naidu, "Speeding up monte-carlo simulation for statistical timing analysis of digital integrated circuits," in 20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07). IEEE, 2007, pp. 265–270. [Online]. Available: https://ieeexplore.ieee.org/document/4076190
- [5] H. F. Jyu, S. Malik, S. Devadas, and K. W. Keutzer, "Statistical timing analysis of combinational logic circuits," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 1, no. 2, pp. 126–137, June 1993.
- [6] B. Li, N. Chen, Y. Xu, and U. Schlichtmann, "On timing model extraction and hierarchical statistical timing analysis," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 32, no. 3, pp. 367–380, March 2013.